You are here

CY2CC810: 1:10 Clock Fanout Buffer | 赛普拉斯半导体

CY2CC810: 1:10 Clock Fanout Buffer

最近更新: 
2016 年 6 月 01 日
版本: 
*J

1:10 Clock Fanout Buffer

特性

  • Low-voltage operation
  • VDD range from 2.5V to 3.3V
  • 1:10 fanout
  • Over voltage tolerant input hot swappable
  • Drives either a 50-Ohm or 75-Ohm transmission line
  • Low-input capacitance
  • 250 ps typical output-to-output skew
  • 19 ps typical DJ jitter
  • Typical propagation delay < 3.5 ns
  • High-speed operation > 500 MHz
  • Industrial temperature range
  • Available packages include: SSOP
     

Description

The Cypress series of network circuits are produced using advanced 0.35-micron CMOS technology, achieving the industry’s fastest logic and buffers.

The Cypress CY2CC810 fanout buffer features one input and ten outputs. Designed for data communications clock management applications, the large fanout from a single input reduces loading on the input clock.

AVCMOS-type outputs dynamically adjust for variable impedance matching and reduce noise overall.